# High-Speed 64-Bit Binary Comparator using Three Different Logic Styles

Anjuli (Student Member IEEE), Satyajit Anand

Abstract--High-speed 64-bit binary comparator using three different logic styles is proposed in this brief. Comparison is most basic arithmetic operation that determines if one number is greater than, equal to, or less than the other number. Comparator is most fundamental component that performs comparison operation. This brief presents comparison of modified and existing 64-bit binary comparator designs concentrating on delay. Means some modifications have been done in existing 64-bit binary comparator designs to improve the speed of the circuit. Comparison between modified and existing 64-bit binary comparator designs is calculated by simulation that is performed at 90nm technology in Tanner EDA Tool.

Index Terms-- Binary comparator, digital arithmetic, high-speed, logic style, transistor count.

# **1** INTRODUCTION

In digital system, comparison of two numbers is an arithmetic operation that determines if one number is greater than, equal to, or less than the other number [1]. So comparator is used for this purpose. Magnitude comparator is a combinational circuit that compares two numbers, A and B, and determines their relative magnitudes (Fig.1). The outcome of comparison is specified by three binary variables that indicate whether A>B, A=B, or A<B. The circuit, for comparing two n-bit numbers, 4-inputs & 16-rows in the truth table. For 2-bit numbers, 4-inputs & 64-rows in the truth table [1].



Figure 1. Block Diagram of n-Bit Magnitude Comparator

In recent year, high speed & low power device designs have emerged as principal theme in electronic industry due to increasing demand of portable devices. This tremendous demand is due to popularity of battery operated portable equipments such as personal computing devices, wireless communication, medical applications etc. Demand & popularity of portable electronic devices are driving the designers to strive for higher speed, smaller power consumption and smaller area.

 Anjuli is currently pursuing masters degree program in VLSI Design in FET-MITS (Deemed University), Lakshmangarh, Sikar, Rajasthan (India),. E-mail: anjuli\_222@yahoo.com

 Satyajit Anand is currently working as Assistant Professor in E&CE Department, FET-MITS (Deemed University), Lakshmangarh, Sikar, Rajasthan (India). E-mail: satyajitanand45@gmail.com The logic style used in logic gates basically influences the speed, size, power dissipation, and the wiring complexity of a circuit [2]. Circuit size depends on the number of transistors and their sizes and on the wiring complexity [3]. The wiring complexity is determined by the number of connections and their lengths. All these characteristics may vary considerably from one logic style to another and thus proper choice of logic style is very important for circuit performance [4].

In order to differentiate both the designs existing and modified, simulations are carried out for delay and power consumption with 1 volt input voltage (and supply voltage), 30°C temperature and 50MHz frequency at 90nm technology in Tanner EDA Tool.

# 2 64-BIT BINARY COMPARATOR

\_\_\_\_\_

64-bit binary comparator compares two numbers each having 64 bits (A<sub>63</sub> to A<sub>0</sub> & B<sub>63</sub> to B<sub>0</sub>). For this arrangement truth table has 128 inputs & 2<sup>128</sup> entries. By using comparator of minimum number of bits, a comparator of maximum number of bits can be design [5], [6], [7] with the help of tree-based structure logic [8] and also with other useful logic styles.

# **3 EXISTING 64-BIT BINARY COMPARATOR DESIGN**

64-bit comparator in reference [8], [9], [10] represents treebased structure which is inspired by fact that G (generate) and P (propagate) signal can be defined for binary comparisons, similar to G (generate) and P (propagate) signals for binary additions.

Two number (each having 2-bits: A<sub>1</sub>, A<sub>0</sub> & B<sub>1</sub>, B<sub>0</sub>) comparison can be realized by:

$$B_{Big} = \overline{A_1} B_1 + (\overline{A_1 \oplus B_1}) \cdot (\overline{A_0} B_0)$$
(1)

$$EQ = \left(\overline{A_1 \oplus B_1}\right) \cdot \left(\overline{A_0 \oplus B_0}\right) \tag{2}$$

For A<B, "B<sub>Big</sub>, EQ" is "1,0". For A=B, "B<sub>Big</sub>, EQ" is "0,1". Hence, for A>B, "B<sub>Big</sub>, EQ" is "0,0". Where B<sub>Big</sub> is defined as output A less than B (A\_LT\_B). A closer look at equation (1) reveals that it is analogous to the carry signal generated in binary additions. Consider the following carry generation: International Journal of Scientific & Engineering Research, Volume 4, Issue 5, MAY-2013 ISSN 2229-5518

$$C_{out} = AB + (A \bigoplus B). C_{in}$$
  
= G + P. C<sub>in</sub> (3)

Where A & B are binary inputs  $C_{in}$  is carry input,  $C_{out}$  is carry output, and G & P are generate & propagate signals, respectively.

After comparing equations (1) & (3):

$$G_1 = \overline{A_1} B_1 \tag{4}$$

(5)

 $EQ_1 = (A_1 \oplus B_1)$ 

$$C_{\rm in} = A_0 B_0 \tag{6}$$

C<sub>in</sub> can be considered as G<sub>0</sub>. Since for static logic, equation (1) requires tall transistor stack height, hence, an encoding scheme is employed to solve this problem. For this, encoding equation is given as:

$$G_{[i]} = \overline{A_{[i]}} B_{[i]}$$
<sup>(7)</sup>

$$EQ_{[i]} = \left(\overline{A_{[i]} \oplus B_{[i]}}\right) \tag{8}$$

Where i = 0.....63.

Put these two values from equations (7) & (8) in equations (1) & (2).

$$B_{\text{Big}[2j+1:2j]} = G_{[2j+1]} + EQ_{[2j+1]} G_{[2j]}$$
(9)  
$$EQ_{[2j+1:2j]} = EQ_{[2j+1]} EQ_{[2j]}$$
(10)

Where j = 0......31.

G & P signals can be further combined to form group G & P signals.

$$B_{Big[3:0]} = \overline{A_3} B_3 + (\overline{A_3} \oplus B_3) \cdot (\overline{A_2} B_2) + (\overline{A_3} \oplus \overline{B_3}) \cdot (\overline{A_2} \oplus \overline{B_2}) \cdot (\overline{A_1} B_1) + (\overline{A_3} \oplus \overline{B_3}) \cdot (\overline{A_2} \oplus \overline{B_2}) \cdot (\overline{A_1} \oplus \overline{B_1}) \cdot (\overline{A_0} B_0) B_{Big[3:0]} = \overline{A_3} B_3 + (\overline{A_3} \oplus \overline{B_3}) \cdot [\overline{A_2} B_2 + (\overline{A_2} \oplus \overline{B_2}) \cdot \{\overline{A_1} B_1 + (\overline{A_1} \oplus \overline{B_1}) \cdot (\overline{A_0} B_0)\}] B_{Big[3:0]} = G_3 + EQ_3 \cdot \{G_2 + EQ_2 \cdot (G_1 + EQ_1 \cdot G_0)\}$$

$$B_{Big[3:0]} = B_{Big[3:2]} + EQ_{[3:2]} \cdot B_{Big[1:0]}$$
(11)

$$EQ_{[3:0]} = EQ_{[3:2]} \cdot EQ_{[1:0]}$$
(12)

Similarly, for 64-bit comparator,  $B_{Big}$  & EQ can be computed as:

$$B_{Big[63:0]} = G_{63} + \sum_{k=0}^{62} \left( G_k \cdot \prod_{m=k+1}^{63} EQ_m \right)$$
(13)

$$EQ_{[63:0]} = \prod_{m=0}^{65} EQ_m$$
(14)

Fig. 2 shows 8-bit version of existing tree-based comparator structure and Fig. 3 -Fig. 5 shows corresponding circuit schematics for each logic block of each stage. Pre-encoding circuitry is aimed to minimize the number of transistors. Hence, modified pass transistor logic style is employed to reduce the number of transistors up to 9. In above 8-bit example circuitry, the first stage comparison circuit implements equations (9 & 10) for j = 0...3, whereas the second stage generates  $B_{Big[3:0]}$ ,  $B_{Big[7:4]}$  and  $EQ_{[3:0]}$ ,  $EQ_{[7:4]}$  according to equations (11 & 12). Finally,  $B_{Big[7:0]}$  and  $EQ_{[7:0]}$  are computed in third stage according to equations (13 & 14).



. . . . . . . . . . .

Stage 0<sup>th</sup> is implemented using modified pass transistor logic style giving output in actual form, Stage 1<sup>st</sup> is implemented using CMOS logic style giving output in inverse form, Stage 2<sup>nd</sup> is also implemented using CMOS logic style but giving output in actual form.

64-bit comparator is here designed by using 7 stages (from 0<sup>th</sup> to 6<sup>th</sup>). In stage 0<sup>th</sup>, modified pass transistor logic style circuitry (as in Fig. 3) is employed to produce "less than" & "equal to" outputs. Output of stage 0<sup>th</sup> act as input of stage 1<sup>st</sup>. In stage 1<sup>st</sup>, CMOS circuitry (as in Fig. 4) is employed to produce inverse inputs for stage 2<sup>nd</sup>. In stage 2<sup>nd</sup>, again CMOS circuitry (as in Fig. 5) is employed to produce actual inputs for stage 3<sup>rd</sup>. Now, according to tree structure given in Fig. 2, again circuitry of stage 1<sup>st</sup> is used for stage 3<sup>rd</sup>. Similarly, for stage 4<sup>th</sup>, circuitry of stage 2<sup>nd</sup> is employed. For stage 5<sup>th</sup> circuitry of stage 1<sup>st</sup> is employed. For stage 5<sup>th</sup> circuitry of stage 1<sup>st</sup> is may be a structure of stage 2<sup>nd</sup> is employed. The stage 2<sup>nd</sup> is employed. The stage 2<sup>nd</sup> is employed. The stage 2<sup>nd</sup> is may be a structure of stage 2<sup>nd</sup> is employed. The stage 2<sup>nd</sup> is may be a structure of stage 2<sup>nd</sup> is employed. The stage 3<sup>nd</sup> is employe



Figure 3. Schematic of Stage 0<sup>th</sup> of Existing 64-Bit Binary Comparator



Figure 4. Schematic of Stage 1<sup>st</sup> of Existing 64-Bit Binary Comparator



Figure 5. Schematic of Stage 2<sup>nd</sup> of Existing 64-Bit Binary Comparator



Figure 6. Schematic of NOR gate

According to [8] existing design is having two outputs ("A less than B" & "A equal to B"). This research work also represents here two outputs but they are "A less than B" and "A greater than B". Means "A greater than B" output is here calculated in place of "A equal to B" output. For this arrangement, an extra circuitry of NOR gate (which is shown in Fig. 6) is included at the end of schematic of existing 64-bit binary comparator design. Outputs of "A less than B" & "A equal to B" are given to two inputs of NOR gate that produces "A greater than B" output. Existing design requires 1210 transistor count for 64-bit binary comparator is drawn and shown in Fig. 7.



Figure 7. Schematic of Existing 64-Bit Binary Comparator



Figure 8. Waveforms of Existing 64-Bit Binary Comparator

According to input bit stream, waveforms of existing 64-bit binary comparator are obtained and shown in Fig. 8. Waveforms show that only one output is high ("1") at a time. When both the outputs "less than" & "greater than" (A\_LT\_B & A\_GT\_B) are low ("0"), then waveforms represent that "equal to" output is high (A\_EQU\_B is "1") at that time. Simulation results for this design are given in Table 4 – Table 6 for conclusion.

### 4 MODIFIED 64-BIT BINARY COMPARATOR DESIGN

Some modifications have been done in existing 64-bit binary comparator design [8] to improve the speed of the circuit. Existing 64-bit binary comparator design [8] follows treebased structure from 2-bit to 64-bit circuitry. But modified design follows tree-based structure from 2-bit to 8-bit circuitry only. After 8-bit to 64-bit circuitry, modified design follow simple logic structure having two stages (Stage A and Stage B) in place of tree-based structure. In modified design, both the outputs of eight (from 0<sup>th</sup> to 7<sup>th</sup>) 8-bit comparators of stage A are given to 8<sup>th</sup> 8-bit comparator of stage B to produce final outputs ("less than" and "greater than"). A less than B outputs of 0<sup>th</sup> to 7<sup>th</sup> 8-bit comparators are given to A<sub>0.7</sub> inputs of 8<sup>th</sup> 8-bit comparator. A equal to B outputs of 0<sup>th</sup> to 7<sup>th</sup> 8-bit comparators are given to B<sub>0.7</sub> inputs of 8<sup>th</sup> 8-bit comparator that produces final outputs.

For this design, In stage A, basic stage 0<sup>th</sup> is same as existing 64-bit comparator design & implemented using modified pass transistor logic style (Fig. 3) giving output in actual manner. Stage 1<sup>st</sup> is also implemented using modified pass transistor logic style (MPTL) giving output in actual manner as in Fig. 9. Stage 2<sup>nd</sup> is same as stage 1<sup>st</sup> of existing 64-bit comparator design & implemented using CMOS logic style but giving output in inverse manner as in Fig. 10. Description of this design is given in tabular form in Table 2.



Figure 9. Schematic of Stage 1<sup>st</sup> of Stage A of Modified 64-Bit Binary Comparator



Figure 10. Schematic of Stage 2<sup>nd</sup> of Stage A of Modified 64-Bit Binary Comparator

In stage B, basic stage 0th is same as existing 64-bit comparator design & implemented using modified pass transistor logic style (Fig. 3) giving output in actual manner. Stage 1st is also same as existing 64-bit comparator design and implemented using CMOS logic style giving output in inverse manner as in Fig. 4. Main idea behind PTL (pass transistor logic) is to use purely NMOS pass transistors network for logic operation [5]. The basic difference of pass-transistor logic style compared to the CMOS logic style is that the source side of the logic transistor networks is connected to some input signals instead of the power lines. In this design style, transistors act as switch to pass logic levels from input to output [4]. But purely NMOS pass transistors network does not provide full output voltage swing. Due to this reason modified pass transistor logic style (MPTL) have been used for stage 0th. MPTL means extra PMOS circuitry is used in pass transistor logic style circuitry to pass logic high ("1") from input to output. Stage 2<sup>nd</sup> has been implemented using GDI (Gate Diffusion Input) logic style giving output in actual manner as in Fig. 11. The GDI cell contains four terminals - G (the common gate input of the NMOS and PMOS transistors), P (the outer diffusion node of the PMOS transistor), N (the outer diffusion node of the NMOS transistor) and the D node (the common diffusion of both transistors).By using different inputs at P, N and G terminal of GDI cell, the logic gates (AND, OR) can be implemented only with two transistors. Most of these functions require 6-12 transistors in CMOS and other logic styles, but GDI design methodology requires only two transistors per function. GDI enables lower transistor count. Multiple-input gates can be implemented by combining several GDI cells [11], [12]. Description of this design is given in tabular form in Table 3.



Figure 11. Schematic of Stage 2<sup>nd</sup> of Stage B of Modified 64-Bit Binary Comparator



#### Figure 12. Schematic of Inverter of Modified 64-Bit Binary Comparator

Since output of 8-bit comparators are obtained in inverse form. So, at the end of schematic design of modified 64-bit comparator two inverters (Fig. 12) are required to produce actual form of output waveform. This design requires 1682 transistor count for 64-bit comparator. Schematic (using instances of each section) of modified 64-bit binary comparator design is drawn and shown in Fig. 13.



Figure 13. Schematic of Modified 64-Bit Binary Comparator



Figure 14. Waveforms of Modified 64-Bit Binary Comparator

According to input bit stream, waveforms of modified 64bit binary comparator are obtained and shown in Fig. 14. Input bit stream for modified design is same as in existing design of 64-bit comparator. Output waveforms of modified design produce same position of 1,s and 0,s as in waveforms of existing design for each input bits. Waveforms show that only one output is high ("1") at a time. When both the outputs "less than" & "greater than" (A\_LT\_B & A\_GT\_B) are low ("0"), then waveforms represent that "equal to" output is high (A\_EQU\_B is "1") at that time. Simulation results for modified 64-bit binary comparator design are given in tabular form in Table 4 – Table 6.

# **5 SIMULATION AND COMPARISION**

After simulation of both the designs final results are obtained for delay and power consumption and are shown in Table 4 – Table 6. Simulations have been carried out at 90nm technology in Tanner EDA Tool.

 Table 1

| Description of Existing 64-Bit Binary Comparator design |                          |                          |                          |                     |
|---------------------------------------------------------|--------------------------|--------------------------|--------------------------|---------------------|
| Detail                                                  | Stage<br>0 <sup>th</sup> | Stage<br>1 <sup>st</sup> | Stage<br>2 <sup>nd</sup> | Transistor<br>Count |
| Design                                                  | Using<br>MPTL<br>Style   | Using<br>CMOS<br>Style   | Using<br>CMOS<br>Style   | 1210                |
| Nature of output                                        | Actual                   | Inverse                  | Actual                   |                     |

Table 2

Description of Stage A of Modified 64-Bit Binary Comparator

| Design           |                          |                          |                                                    |                     |  |
|------------------|--------------------------|--------------------------|----------------------------------------------------|---------------------|--|
| Detail           | Stage<br>0 <sup>th</sup> | Stage<br>1 <sup>st</sup> | Stage 2 <sup>nd</sup>                              | Transistor<br>Count |  |
| Design           | Same as<br>Existing      | Using<br>MPTL<br>Style   | Same as<br>Stage 1 <sup>st</sup><br>of<br>Existing | 1536                |  |
| Nature of output | Actual                   | Actual                   | Inverse                                            |                     |  |

Table 3

Description of Stage B of Modified 64-Bit Binary Comparator

| Design           |                          |                          |                          |                     |  |
|------------------|--------------------------|--------------------------|--------------------------|---------------------|--|
| Detail           | Stage<br>0 <sup>th</sup> | Stage<br>1 <sup>st</sup> | Stage<br>2 <sup>nd</sup> | Transistor<br>Count |  |
| Design           | Same as<br>Existing      | Same as<br>Existing      | Using<br>GDI<br>style    | 146                 |  |
| Nature of output | Actual                   | Inverse                  | Actual                   |                     |  |

| Table 4         |        |       |       |         |
|-----------------|--------|-------|-------|---------|
| Simulation Data | a with | 1volt | Input | Voltage |

| Design   | Power<br>Consumption | Delay Time<br>(second) |                   |
|----------|----------------------|------------------------|-------------------|
|          | (watt)               | t <sub>ALTB</sub>      | t <sub>AGTB</sub> |
| Existing | 9.0675e-6            | 4.4240e-9              | 1.6028e-8         |
| Modified | 1.3271e-5            | 4.2184e-9              | 1.5736e-8         |

 Table 5

 Simulation Data with 30°C Temperature

| Design   | Power<br>Consumption | Delay Time<br>(second) |                   |
|----------|----------------------|------------------------|-------------------|
|          | (watt)               | t <sub>ALTB</sub>      | t <sub>AGTB</sub> |
| Existing | 9.2485e-6            | 4.4187e-9              | 1.6033e-8         |
| Modified | 1.3491e-5            | 4.2165e-9              | 1.5736e-8         |

| Table 6                              |  |  |  |
|--------------------------------------|--|--|--|
| Simulation Data with 50MHz Frequency |  |  |  |

| Design   | Power<br>Consumption | Delay Time<br>(second) |                   |
|----------|----------------------|------------------------|-------------------|
|          | (watt)               | t <sub>ALTB</sub>      | t <sub>AGTB</sub> |
| Existing | 9.2765e-6            | 4.4240e-9              | 1.6020e-8         |
| Modified | 1.3271e-5            | 4.2184e-9              | 1.5652e-8         |

After simulation of both the designs final results are obtained for delay and power consumption with 1 volt input voltage. Delay comparison of modified and existing 64-bit comparator designs is shown in Fig. 15 & Fig. 16. Simulated data for these graphs is given in Table 4.



Figure 16. Delay (t<sub>A\_GT\_B</sub>) vs Comparator Designs

The graphs shown in Fig. 15 & Fig. 16 reveal that delay of modified 64-bit comparator design at 1 volt input voltage is remarkably reduced than existing 64-bit comparator design. In Fig.15, delay is reduced 4.6%. In Fig.16, delay is reduced 1.8%.

After simulation of both the designs final results are obtained for delay and power consumption with 30°C temperature. Simulation with temperature has been done at 1 volt input voltage. Delay comparison of modified and existing 64-bit comparator designs is shown in Fig. 17 & Fig. 18. Simulated data for these graphs is given in Table 5.





The graphs shown in Fig. 17 & Fig. 18 reveal that delay of modified 64-bit comparator design at 30°C temperature is remarkably reduced than existing 64-bit comparator design. In Fig.17, delay is reduced 4.6%. In Fig.18, delay is reduced 1.9%.

After simulation of both the designs final results are obtained for delay and power consumption with 50MHz frequency. Simulation with frequency has been done at 1 volt input voltage. Delay comparison of modified and existing 64bit comparator designs is shown in Fig. 19 & Fig. 20. Simulated data for these graphs is given in Table 6.



The graphs shown in Fig. 19 & Fig. 20 reveal that delay of modified 64-bit comparator design at 50MHz frequency is remarkably reduced than existing 64-bit comparator design. In Fig.19, delay is reduced 4.7%. In Fig.20, delay is reduced 2.3%.

# **5** CONCLUSION

In modified design, at 1 volt input voltage delay for output "A less than B" ( $t_{A_{L}LT_{B}}$ ) is reduced 4.6 % and delay for output "A greater than B" ( $t_{A_{G}T_{B}}$ ) is reduced 1.8 % in comparison to existing design. Similarly, at 30°C temperature delay for output "A less than B" ( $t_{A_{L}LT_{B}}$ ) is reduced 4.6 % and delay for output "A greater than B" ( $t_{A_{L}T_{B}}$ ) is reduced 1.9 %. And also at 50MHz frequency delay for output "A greater than B" ( $t_{A_{L}T_{B}}$ ) is reduced 1.9 %. And also is reduced 4.7 % and delay for output "A greater than B" ( $t_{A_{L}T_{B}}$ ) is reduced 4.7 % and delay for output "A greater than B" ( $t_{A_{L}T_{B}}$ ) is reduced 2.3 % in comparison to existing design. Hence, superiority of modified design is maintained for

temperature and frequency also. All of the reduction in delay is obtained after sacrificing power consumption and transistor count. But still modified design gives better result (for delay) than existing design. Therefore, modified 64-bit binary comparator design can be better option for high-speed applications.

## ACKNOWLEDGMENT

We are thankful to the Dean, FET and HOD, Department of Electronics & Communication Engineering for providing us necessary permission to carry out this work.

#### REFERENCES

- M. Morris Mano "Digital Design" Pearson Education Asia. 3<sup>rd</sup> Ed, 2002.
- [2] R. Zimmermann and W. Fichtner, "Low Power Logic Styles: CMOS Versus Pass Transistor Logic" IEEE Journal of Solid State Circuits, Vol.32, No.7,pp1079-1090,July 1997.
- [3] S. Kang and Y. Leblebici "CMOS Digital Integrated Circuit, Analysis and Design" *Tata McGraw-Hill*, 3<sup>rd</sup> Ed, 2003.
- [4] A. Bellaouar and Mohamed I. Elmasry, "Low Power Digital VLSI Design: Circuits and Systems" *Kluwer Academic Publishers*, 2<sup>nd</sup> Ed, 1995.
- [5] C.-H. Huang and J.-S. Wang, "High-performance and powerefficient CMOS comparators," *IEEE J. Solid-State Circuits*, vol. 38, no.2, pp. 254–262, Feb. 2003.
- [6] H.-M. Lam and C.-Y. Tsui, "High-performance single clock cycle CMOS comparator," *Electron. Lett.*, vol. 42, no. 2, pp. 75– 77, Jan. 2006.
- [7] H.-M. Lam and C.-Y. Tsui, "A MUX-based high-performance single cycle CMOS comparator," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 54, no. 7, pp.591-595 July 2007.
- [8] Pierce Chuang, David Li, and Manoj Sachdev, Fellow, IEEE "A Low-Power High-Performance Single-Cycle Tree-Based 64-Bit Binary Comparator" IEEE Transactions on Circuits And Systems – II: Express Briefs, Vol. 59, No. 2, February 2012.
- [9] F. Frustaci, S. Perri, M. Lanuzza, and P. Corsonello, "A new low-power high - speed single – clock -cycle binary comparator," in Proc. IEEE Int. Symp. Circuits Syst., pp. 317– 320, 2010.
- [10] S. Perri and P. Corsonello, "Fast low-cost implementation of single-clock-cycle binary comparator," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 55, no. 12, pp. 1239–1243, Dec. 2008.
- [11] Arkadiy Morgenshtein, Alexander Fish, and Israel A. Wagner, "Gate-Diffusion Input (GDI): A Power-Efficient Method for Digital Combinatorial Circuits" IEEE Transactions On Very Large Scale Integration (VLSI) Systems, Vol. 10, No. 5, pp. 566– 581, October 2002.
- [12] Arkadiy Morgenshtein, Student Member, IEEE, Michael Moreinis, and Ran Ginosar, Member, IEEE, "Asynchronous Gate-Diffusion-Input (GDI) Circuits" IEEE Transactions On Very Large Scale Integration (VLSI) Systems, Vol. 12, No. 8, pp. 847– 856, August 2004.